#### BROADCAST FM RADIO TUNER FOR PORTABLE APPLICATIONS #### **Features** - This data sheet applies to Si4703 Firmware 17 and greater - Worldwide FM band support (76–108 MHz) - Digital low-IF receiver - Frequency synthesizer with integrated VCO - Seek tuning - Automatic frequency control (AFC) - Automatic gain control (AGC) - Excellent overload immunity - Signal strength measurement - Programmable de-emphasis (50/75 µs) - Adaptive noise suppression - Volume control - Line-level analog output - 32.768 kHz reference clock - 2-wire and 3-wire control interface - 2.7 to 5.5 V supply voltage - Integrated LDO regulator allows direct connection to battery - 3 x 3 mm 20-pin QFN package - Pb-free/RoHS compliant - RDS/RBDS Processor - Integrated crystal oscillator # Ordering Information: See page 35. #### **Applications** - Cellular handsets - USB FM radio ■ PDAs - MP3 players - Portable radios - Notebook PCs - Portable navigation - Automotive - Consumer electronics #### **Description** The Si4703 integrates the complete tuner function from antenna input to stereo audio output for FM broadcast radio reception. #### **Functional Block Diagram** #### Patents pending - To ensure proper operation and FM receiver performance, follow the guidelines in "AN231: Si4700/01/02/03 Headphone and Antenna Interface." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 2. Place Si4703 as close as possible to antenna jack and keep the FMIP trace as short as possible. # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Typical Application Schematic | | | 3. Bill of Materials | | | 4. Functional Description | 13 | | 4.1. Overview | 13 | | 4.2. FM Receiver | 13 | | 4.3. General Purpose I/O Pins | 14 | | 4.4. RDS/RBDS Processor and Functionality | 14 | | 4.5. Stereo Audio Processing | 14 | | 4.6. Tuning | 15 | | 4.7. Reference Clock | 16 | | 4.8. Control Interface | 16 | | 4.9. Reset, Powerup, and Powerdown | | | 4.10. Audio Output Summation | 18 | | 4.11. Initialization Sequence | | | 4.12. Programming Guide | | | 5. Register Summary | | | 6. Register Descriptions | | | 7. Pin Descriptions: Si4703-GM | 34 | | 8. Ordering Ġuide | 35 | | 9. Package Markings (Top Marks) | | | 9.1. Si4703 Top Mark | | | 9.2. Top Mark Explanation | 36 | | 10. Package Outline: Si4703-GM | | | 11. PCB Land Pattern: Si4703-GM | | | Additional Reference Resources | | | Contact Information | 42 | #### 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|---------------------|----------------|-----|-----|-----|------| | Digital Supply Voltage | $V_D$ | | 2.7 | _ | 5.5 | V | | Analog Supply Voltage | V <sub>A</sub> | | 2.7 | _ | 5.5 | V | | Interface Supply Voltage | V <sub>IO</sub> | | 1.5 | _ | 3.6 | V | | Digital Power Supply Power-Up<br>Rise Time | V <sub>DRISE</sub> | | 25 | _ | _ | μs | | Analog Power Supply Power-Up<br>Rise Time | V <sub>ARISE</sub> | | 25 | | _ | μs | | Interface Power Supply Power-Up<br>Rise Time | V <sub>IORISE</sub> | | 25 | | -0 | μs | | Ambient Temperature | T <sub>A</sub> | | -20 | 25 | 85 | °C | **Note:** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at V<sub>D</sub> = V<sub>A</sub> = 3.3 V and 25 °C unless otherwise stated. Parameters are tested in production unless otherwise stated. Table 2. Absolute Maximum Ratings<sup>1,2</sup> | Parameter | Symbol | Value | Unit | |-----------------------------|------------------|----------------------------|----------| | Digital Supply Voltage | $V_D$ | -0.5 to 5.8 | V | | Analog Supply Voltage | V <sub>A</sub> | -0.5 to 5.8 | V | | Interface Supply Voltage | V <sub>IO</sub> | -0.5 to 3.9 | V | | Input Current <sup>3</sup> | I <sub>IN</sub> | ±10 | mA | | Input Voltage <sup>3</sup> | V <sub>IN</sub> | $-0.3$ to $(V_{IO} + 0.3)$ | V | | Operating Temperature | T <sub>OP</sub> | -40 to 95 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | RF Input Level <sup>4</sup> | | 0.4 | $V_{pK}$ | - 1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability. - 2. The Si4703 device is a high-performance RF integrated circuit with an ESD rating of < 2 kV HBM. Handling and assembly of this device should only be done at ESD-protected workstations. - 3. For input pins SCLK, SEN, SDIO, RST, RCLK, GPIO1, GPIO2, and GPIO3. - 4. At RF input pins. **Table 3. DC Characteristics** (V<sub>D</sub> = V<sub>A</sub> = 2.7 to 5.5 V, V<sub>IO</sub> = 1.5 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|------------------|-----------------------------------------------------|-----------------------|------|-----------------------|------| | Analog Supply Current <sup>1</sup> | I <sub>A</sub> | ENABLE = 1 | _ | 13.4 | 15.3 | mA | | Analog Supply Current <sup>1,2,3,4</sup> | I <sub>A</sub> | ENABLE = 1<br>Low SNR level | _ | 14.2 | 15.9 | mA | | Analog Powerdown Current <sup>1,5,6</sup> | I <sub>PDA</sub> | ENABLE = 0 | _ | 2.4 | 5 | μΑ | | Digital Supply Current <sup>1</sup> | I <sub>D</sub> | ENABLE = 1 | _ | 5.3 | 8.5 | mA | | Digital Supply Current <sup>1,2,3,4</sup> | I <sub>D</sub> | ENABLE = 1<br>Low SNR level | _ | 5.0 | 8.0 | mA | | Digital Powerdown Current <sup>1,5,6</sup> | I <sub>PDD</sub> | ENABLE = 0 | _ | 2.1 | 5 | μA | | Interface Supply Current <sup>1</sup> | I <sub>IO</sub> | ENABLE = 1 | <b>♦</b> | 400 | 650 | μA | | Interface Powerdown Current <sup>1,5,6,7</sup> | I <sub>IO</sub> | SCLK, RCLK inactive<br>ENABLE = 0 | 1-1 | 0.5 | 5 | μΑ | | High Level Input Voltage <sup>8</sup> | V <sub>IH</sub> | | 0.7 x V <sub>IO</sub> | | V <sub>IO</sub> + 0.3 | V | | Low Level Input Voltage <sup>8</sup> | V <sub>IL</sub> | | -0.3 | | 0.3 x V <sub>IO</sub> | V | | High Level Input Current <sup>8</sup> | I <sub>IH</sub> | $V_{IN} = V_{IO} = 3.6 \text{ V}$ | -10 | | 10 | μA | | Low Level Input Current <sup>8</sup> | I <sub>IL</sub> | $V_{IN} = 0 \text{ V},$<br>$V_{IO} = 3.6 \text{ V}$ | -10 | _ | 10 | μΑ | | High Level Output Voltage <sup>9</sup> | V <sub>OH</sub> | I <sub>OUT</sub> = 500 μA | 0.8 x V <sub>IO</sub> | _ | _ | V | | Low Level Output Voltage <sup>9</sup> | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA | _ | _ | 0.2 x V <sub>IO</sub> | V | - 1. Refer to Register 02h, "Power Configuration" on page 21 for ENABLE bit description. - 2. The LNA is automatically switched to higher current mode for optimum sensitivity in low SNR conditions. - 3. Analog and digital supply currents are simultaneously adjusted based on SNR level. - 4. Stereo and RDS functionality are disabled at low SNR levels. - **5.** Specifications are guaranteed by characterization. - 6. Refer to Section 4.9. "Reset, Powerup, and Powerdown" on page 17. - 7. All GPIO pins are grounded. - 8. For input pins SCLK, SEN, SDIO, RST, RCLK, GPIO1, GPIO2, and GPIO3. - 9. For output pins SDIO, GPIO1, GPIO2, and GPIO3. **Table 4. Reset Timing Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------|----------------------------|-----|-----|-----|------| | RST↓, GPIO3 Input to RST↑ Setup | t <sub>SRST</sub> | Busmode Select | 100 | _ | _ | μs | | SEN, SDIO Input to RST↑ Setup | t <sub>SRST</sub> | Method 1* | 30 | _ | _ | ns | | SEN, SDIO, GPIO3 Input to RST↑ | t <sub>HRST</sub> | | 30 | _ | _ | ns | | GPIO1, GPIO3 Input to RST↑<br>Setup | t <sub>SRST</sub> | Busmode Select<br>Method 2 | 30 | _ | _ | ns | | GPIO1, GPIO3 Input to RST↑ Hold | t <sub>HRST</sub> | | 30 | | _ | ns | \*Note: In Busmode Select Method 1, GPIO3 may be left high-Z (minimum pullup 10 MΩ), be left floating, or pulled low to be backwards compatible with Si4700/01 silicon revision A. If GPIO3 is pulled low then the minimum t<sub>SRST</sub> for RST↓, GPIO3 input to RST↑ setup is only 30 nS. Figure 1. Reset Timing Parameters for Busmode Select Method 1 Figure 2. Reset Timing Parameters for Busmode Select Method 2 **Table 5. 3-Wire Control Interface Characteristics** (V<sub>D</sub> = V<sub>A</sub> = 2.7 to 5.5 V, V<sub>IO</sub> = 1.5 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|--------------------|----------------|-----|-----|-----|------| | SCLK Frequency | f <sub>CLK</sub> | | 0 | _ | 2.5 | MHz | | SCLK High Time | t <sub>HIGH</sub> | | 25 | _ | _ | ns | | SCLK Low Time | t <sub>LOW</sub> | | 25 | _ | _ | ns | | SDIO Input, SEN to SCLK↑ Setup | t <sub>S</sub> | | 20 | _ | _ | ns | | SDIO Input to SCLK↑ Hold | t <sub>HSDIO</sub> | | 10 | _ | _ | ns | | SEN Input to SCLK↓ Hold | t <sub>HSEN1</sub> | | 10 | | _ | ns | | SEN Input to SCLK↑ Hold | t <sub>HSEN2</sub> | | 10 | | _ | ns | | SCLK↑ to SDIO Output Valid | t <sub>CDV</sub> | Read | 2 | | 25 | ns | | SCLK <sup>↑</sup> to SDIO Output High Z | t <sub>CDZ</sub> | Read | 2 | | 25 | ns | Figure 3. 3-Wire Control Interface Write Timing Parameters Figure 4. 3-Wire Control Interface Read Timing Parameters #### Table 6. 2-Wire Control Interface Characteristics<sup>1</sup> ( $V_D = V_A = 2.7$ to 5.5 V, $V_{IO} = 1.5$ to 3.6 V, $T_A = -20$ to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|----------------------------------------|----------------|------------------------|-------------|------------|------| | SCLK Frequency | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCLK Low Time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCLK High Time | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | SCLK Input to SDIO↓ Setup<br>(START) | t <sub>SU:STA</sub> | | 0.6 | _ | _ | μs | | SCLK Input to SDIO | t <sub>HD:STA</sub> | | 0.6 | | _ | μs | | SDIO Input to SCLK <sup>↑</sup> Setup | t <sub>SU:DAT</sub> | | 100 | | _ | ns | | SDIO Input to SCLK↓ Hold <sup>2,3</sup> | t <sub>HD:DAT</sub> | | 0 | | 900 | ns | | SCLK input to SDIO <sup>↑</sup> Setup (STOP) | t <sub>SU:STO</sub> | | 0.6 | | G | μs | | STOP to START Time | t <sub>BUF</sub> | | 1.3 | <b>\</b> -\ | <b>V</b> _ | μs | | SDIO Output Fall Time | t <sub>f:OUT</sub> | | 20 + 01.C <sub>b</sub> | | 250 | ns | | SDIO Input, SCLK Rise/Fall Time | t <sub>f:IN</sub><br>t <sub>r:IN</sub> | | 20 + 01.C <sub>b</sub> | | 300 | ns | | SCLK, SDIO Capacitive Loading | C <sub>b</sub> | X | | _ | 50 | pF | | Input Filter Pulse Suppression | t <sub>SP</sub> | | <b>γΘ</b> , | _ | 50 | ns | - 1. When $V_{IO} = 0$ V, SCLK and SDIO are low impedance. - 2. As a transmitter, the Si4703 delays SDIO by a minimum of 300 ns from the V<sub>IH</sub> threshold of SCLK to comply with the 0 ns t<sub>HD:DAT</sub> specification. - 3. The maximum t<sub>HD:DAT</sub> has only to be met when f<sub>SCL</sub> = 400 kHz. At frequencies below 400 KHz, t<sub>HD:DAT</sub> may be violated so long as all other timing parameters are met. Figure 5. 2-Wire Control Interface Read and Write Timing Parameters Figure 6. 2-Wire Control Interface Read and Write Timing Diagram Table 7. FM Receiver Characteristics 1,2 $(V_D = V_A = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.5 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------|-----------------|----------------------------------------------|-------------|--------|------|-------------------| | Input Frequency | f <sub>RF</sub> | | 76 | _ | 108 | MHz | | Sensitivity <sup>3,4,5,6,7</sup> | | (S+N)/N = 26 dB | _ | 2.2 | 3.5 | μVEMF | | RDS Sensitivity <sup>8</sup> | | $\Delta f = 2 \text{ kHz},$<br>RDS BLER < 5% | _ | 15 | _ | μVEMF | | RDS Sensitivity in Performance<br>Mode <sup>8,9</sup> | | Δf = 2 kHz,<br>RDS BLER < 5%<br>RDSPRF = 1 | _ | 12 | _ | μVEMF | | LNA Input Resistance <sup>8,10</sup> | | | 3 | 4 | 5 | kΩ | | LNA Input Capacitance <sup>8,10</sup> | | | 4 | 5 | 6 | pF | | Input IP3 <sup>8,11</sup> | | | 104 | 108 | | dBµVEMF | | AM Suppression <sup>3,4,5,8,10</sup> | | m = 0.3 | 40 | 55 | | dB | | Adjacent Channel Selectivity | | ±200 kHz | 35 | 50 | | dB | | Alternate Channel Selectivity | | ±400 kHz | 60 | 70 | _ | dB | | Spurious Response Rejection <sup>8</sup> | | In-band | 35 | O | _ | dB | | RCLK Frequency | | | | 32.768 | _ | kHz | | RCLK Frequency Tolerance <sup>12</sup> | | SPACE[1:0] = 00 or 01 | -200 | _ | 200 | ppm | | | | SPACE[1:0] = 10 | <b>–</b> 50 | _ | 50 | | | Audio Output Voltage <sup>3,4,5,10</sup> | | | 72 | 80 | 90 | mV <sub>RMS</sub> | | Audio Output L/R Imbalance <sup>3,4,10,13</sup> | | | _ | _ | 1 | dB | | Audio Band Limits <sup>3,4,8,10</sup> | | ±1.5 dB | 30 | _ | 15 k | Hz | | | | V 1 1 | | | | | - 1. Additional testing information is available in Application Note AN234. Volume = maximum for all tests. - Important Note: To ensure proper operation and FM receiver performance, follow the guidelines in "AN231: Si4700/ 01/02/03 Headphone and Antenna Interface." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 3. $F_{MOD} = 1 \text{ kHz}$ , 75 µs de-emphasis - **4.** MONO = 1, and L = R unless noted otherwise. - **5.** $\Delta f = 22.5 \text{ kHz}.$ - **6.** $B_{AF} = 300 \text{ Hz to } 15 \text{ kHz}, \text{ A-weighted}.$ - 7. Typical sensitivity with matching network. - 8. Guaranteed by characterization. - 9. RDS high-performance mode enabled RDSPRF 06h[9] = 1. Refer to 6. "Register Descriptions" on page 20. - **10.** Measured at $V_{EMF} = 1$ mV, $f_{RF} = 76$ to 108 MHz. - 11. $|f_2 f_1| > 1$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled by setting AGCD = 1. Refer to "6. Register Descriptions" on page 20. - **12.** The channel spacing is selected with the SPACE[1:0] bits. Refer to "6. Register Descriptions" on page 20. Seek/Tune timing is guaranteed for 100 and 200 kHz channel spacing. - **13.** $\Delta f = 75 \text{ kHz}.$ - 14. The de-emphasis time constant is selected with the DE bit. Refer to "6. Register Descriptions" on page 20. - 15. At LOUT and ROUT pins. - 16. Min and Max at room temperature (25 C°). #### Table 7. FM Receiver Characteristics<sup>1,2</sup> (Continued) $(V_D = V_A = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.5 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|--------|------------------------------------------------------------------|-----|-----------------------|-----|----------------| | Audio Stereo Separation <sup>3,10,13</sup> | | | 25 | _ | _ | dB | | Mono/Stereo Switching Level <sup>3,13</sup> | | BLNDADJ = 10<br>10 dB stereo separation | _ | 34 | _ | dBµVEMF | | Audio Mono S/N <sup>3,4,5,6,10</sup> | | | 55 | 63 | _ | dB | | Audio Stereo S/N <sup>5</sup> | | BLNDADJ = 10 | _ | 58 | _ | dB | | Audio THD <sup>3,4,10,13</sup> | | | _ | 0.1 | 0.5 | % | | De-emphasis Time Constant <sup>14</sup> | | DE = 0 | 70 | 75 | 80 | μs | | | | DE = 1 | 45 | 50 | 54 | μs | | Audio Common Mode Voltage <sup>15</sup> | | ENABLE = 1 | 0.7 | 0.8 | 0.9 | C)V | | Audio Common Mode Voltage <sup>15</sup> | | ENABLE = 0<br>AHIZEN = 1 | | 0.5 x V <sub>IO</sub> | 3 | V | | Audio Output Load Resistance <sup>8,15</sup> | $R_L$ | Single-ended | 10 | <b>&gt;</b> -\ | Y | kΩ | | Audio Output Load Capacitance <sup>8,15</sup> | $C_L$ | Single-ended | - | -1/1 | 50 | pF | | Seek/Tune Time <sup>8,12</sup> | | SPACE[1:0] = 0x,<br>RCLK<br>tolerance = 200 ppm,<br>(x = 0 or 1) | | <u> </u> | 60 | ms/<br>channel | | Powerup Time | | From powerdown (Write ENABLE bit to 1) | )- | _ | 110 | ms | | RSSI Offset <sup>16</sup> | | Input levels of 8 and 60 dBµV at RF input | -3 | _ | 3 | dB | - 1. Additional testing information is available in Application Note AN234. Volume = maximum for all tests. - 2. Important Note: To ensure proper operation and FM receiver performance, follow the guidelines in "AN231: Si4700/ 01/02/03 Headphone and Antenna Interface." Silicon Laboratories will evaluate schematics and layouts for qualified customers - 3. $F_{MOD} = 1 \text{ kHz}$ , 75 µs de-emphasis - 4. MONO = 1, and L = R unless noted otherwise. - **5.** $\Delta f = 22.5 \text{ kHz}.$ - **6.** $B_{AF} = 300 \text{ Hz to } 15 \text{ kHz}, \text{ A-weighted}.$ - 7. Typical sensitivity with matching network. - **8.** Guaranteed by characterization. - 9. RDS high-performance mode enabled RDSPRF 06h[9] = 1. Refer to 6. "Register Descriptions" on page 20. - **10.** Measured at $V_{EMF} = 1$ mV, $f_{RF} = 76$ to 108 MHz. - 11. $|f_2 f_1| > 1$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled by setting AGCD = 1. Refer to "6. Register Descriptions" on page 20. - 12. The channel spacing is selected with the SPACE[1:0] bits. Refer to "6. Register Descriptions" on page 20. Seek/Tune timing is guaranteed for 100 and 200 kHz channel spacing. - **13.** $\Delta f = 75 \text{ kHz}.$ - 14. The de-emphasis time constant is selected with the DE bit. Refer to "6. Register Descriptions" on page 20. - 15. At LOUT and ROUT pins. - 16. Min and Max at room temperature (25 C°). #### 2. Typical Application Schematic #### Notes: - 1. Place C1 close to V<sub>D</sub> pin. - 2. All grounds connect directly to GND plane on PCB. - 3. Pins 1 and 20 are no connects, leave floating. - 4. Important Note: FM Receiver performance is subject to adherence to antenna design guidelines in "AN231: Si4700/01/02/03 Headphone and Antenna Interface." Failure to use these guidelines will negatively affect the performance of the Si4703, particularly in weak signal and noisy environments. Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 5. Pin 2 connects to the antenna interface, refer to "AN231: Si4700/01/02/03 Headphone and Antenna Interface." - 6. Place Si4703 as close as possible to antenna jack and keep the FMIP trace as short as possible. - 7. Refer to Si4702/03 Internal Crystal Oscillator Errata. - 8. Refer to "AN299: External 32.768 kHz Crystal Oscillator." #### 3. Bill of Materials | Component(s) | Value/Description | Supplier(s) | |--------------|------------------------------------------------------------------------------------|----------------------| | C1 | Supply bypass capacitor, 22 nF, ±20%, Z5U/X7R | Murata | | U1 | Si4703 FM Radio Tuner | Silicon Laboratories | | C2, C3 | Crystal load capacitors, 22 pF, ±5%, COG (Optional: for crystal oscillator option) | Venkel | | X1 | 32.768 kHz crystal (Optional: for crystal oscillator option) | Epson | #### 4. Functional Description Figure 7. Si4703 FM Receiver Block Diagram #### 4.1. Overview The Si4703 extends Silicon Laboratories Si4700 FM tuner family, and further increases the ease and attractiveness of adding FM radio reception to mobile devices through small size and board area, minimum component count, flexible programmability, and superior, proven performance. Si4703 software is backwards compatible to existing Si4701 FM Tuner designs and leverages Silicon Laboratories' highly successful and patented Si4701 FM tuner. The Si4703 benefits from proven digital integration and 100% CMOS process technology, resulting in a completely integrated solution. It is the industry's smallest footprint FM tuner IC requiring only 10 mm² board space and one external bypass capacitor. The device offers significant programmability, and caters to the subjective nature of FM listeners and variable FM broadcast environments world-wide through a simplified programming interface and mature functionality. The Si4703 incorporates a digital processor for the European Radio Data System (RDS) and the US Radio Broadcast Data System (RBDS) including all required symbol decoding, block synchronization, error detection, and error correction functions. RDS enables data such as station identification and song name to be displayed to the user. The Si4703 offers a detailed RDS view and a standard view, allowing adopters to selectively choose granularity of RDS status, data, and block errors. Si4703 software is backwards compatible to the proven Si4701, adopted by leading cell-phone and MP3 manufacturers world-wide. The Si4703 is based on the superior, proven performance of Silicon Laboratories' Aero architecture offering unmatched interference rejection and leading sensitivity. The device uses the same programming interface as the Si4701 and supports multiple bus-modes. Power management is also simplified with an integrated regulator allowing direct connection to a 2.7 to 5.5 V battery. The Si4703 device's high level of integration and complete FM system production testing increases quality to manufacturers, improves device yields, and simplifies device manufacturing and final testing. #### 4.2. FM Receiver The Si4703's patented digital low-IF architecture reduces external components and eliminates the need for factory adjustments. The receive (RX) section integrates a low noise amplifier (LNA) supporting the worldwide FM broadcast band (76 to 108 MHz). An automatic gain control (AGC) circuit controls the gain of the LNA to optimize sensitivity and rejection of strong interferers. For testing purposes, the AGC can be disabled with the AGCD bit. Refer to Section 6. "Register Descriptions" on page 20 for additional programming and configuration information. The Si4703 architecture and antenna design increases system performance. To ensure proper performance and operation, designers should refer to the guidelines in "AN231: Si4700/01/02/03 Headphone and Antenna Interface". Conformance to these guidelines will help to ensure excellent performance even in weak signal or noisy environments. An image-reject mixer downconverts the RF signal to low-IF. The quadrature mixer output is amplified, filtered. and diaitized with high resolution analog-to-digital converters (ADCs). This advanced architecture achieves superior performance by using digital signal processing (DSP) to perform channel selection, FM demodulation, and stereo audio compared analog processing traditional architectures. #### 4.3. General Purpose I/O Pins The pins GPIO1-3 can serve multiple functions. GPIO1 and GPIO3 can be used to select between 2-wire and 3-wire modes for the control interface as the device is brought out of reset. See Section "4.9. Reset, Powerup, and Powerdown". After powerup of the device, the GPIO1-3 pins can be used as general purpose inputs/ outputs, and the GPIO2-3 pins can be used as interrupt request pins for the seek/tune or RDS ready functions and as a stereo/mono indicator respectively. See register 04h, bits [5:0] in Section "6. Register Descriptions" for information on the control of these pins. It is recommended that the GPIO2-3 pins not be used as interrupt request outputs until the powerup time has completed (see Section "4.9. Reset, Powerup, and Powerdown"). The GPIO3 pin has an internal, $1 M\Omega$ , ±15% pull-down resistor that is only active while RST is low. General purpose input/output functionality is available regardless of the state of the VA and VD supplies, or the ENABLE and DISABLE bits. # 4.4. RDS/RBDS Processor and Functionality The Si4703 implements an RDS/RBDS\* processor for symbol decoding, block synchronization, error detection, and error correction. RDS functionality is enabled by setting the RDS bit. The device offers two RDS modes, a standard mode and a verbose mode. The primary difference is increased visibility to RDS block-error levels and synchronization status with verbose mode. Setting the RDS mode (RDSM) bit low places the device in standard RDS mode (default). The device will set the RDS ready (RDSR) bit for a minimum of 40 ms when a valid RDS group has been received. Setting the RDS interrupt enable (RDSIEN) bit and GPIO2[1:0] = 10 will configure GPIO2 to pulse low for a minimum of 5 ms when a valid RDS group has been received. If an invalid group is received, RDSR will not be set and GPIO2 will not pulse low. In standard mode RDS synchronization (RDSS) and block error rate A, B, C and D (BLERA, BLERB, BLERC, and BLERD) are unused and will read 0. This mode is backward compatible with earlier firmware revisions. Setting the RDS mode bit high places the device in RDS verbose mode. The device sets RDSS high when synchronized and low when synchronization is lost. If the device is synchronized, RDS ready (RDSR) will be set for a minimum of 40 ms when a RDS group has been received. Setting the RDS interrupt enable (RDSIEN) bit and GPIO2[1:0] = 10 will configure GPIO2 to pulse low for a minimum of 5 ms if the device is synchronized and an RDS group has been received. BLERA, BLERB, BLERC and BLERD provide block-error levels for the RDS group. The number of bit errors in each block within the group is encoded as follows: 00 = no errors, 01 = one to two errors, 10 = one to two errorsthree to five errors, 11 = six or more errors. Six or more errors in a block indicate the block is uncorrectable and should not be used. The Si4703 offers an RDS high-performance mode for RDS-only applications such as TMC (traffic message channel) coupled with a GPS device. The RDS performance bit RDSPRF 06h[9] is disabled by default for backwards compatibility with previous RDS firmware releases. When RDSPRF is enabled the device increases power to the LNA, sets RDS to unconditionally remain enabled, and disables FM impulse detection, thereby avoiding RDS shutdown and allowing the device to continue to track and decode RDS in very poor SNR environments. The Si4703-B17 device possesses an enhanced RDS/TMC algorithm to improve RDS/TMC reception. \*Note: RDS/RBDS is referred to only as RDS throughout the remainder of this document. #### 4.5. Stereo Audio Processing The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961 and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 8. Figure 8. MPX Signal Spectrum The Si4703's integrated stereo decoder automatically decodes the MPX signal. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Separate left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals, respectively. The Si4703 uses frequency information from the 19 kHz stereo pilot to recover the 57 kHz RDS/RBDS signal. Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. The signal level range over which the stereo to mono blending occurs can be adjusted by setting the BLNDADJ[1:0] register. Stereo/mono status can be monitored with the ST register bit and mono operation can be forced with the MONO register bit. Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. All FM receivers incorporate a de-emphasis filter which attenuates high frequencies to restore a flat frequency response. Two time constants, 50 or 75 $\mu$ s, are used in various regions. The de-emphasis time constant is programmable with the DE bit. High-fidelity stereo digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted with the DMUTE bit. Volume can be adjusted digitally with the VOLUME[3:0] bits. The volume dynamic range can be set to either –28 dBFS (default) or –58 dBFS by setting VOLEXT=1. The soft mute feature is available to attenuate the audio outputs and minimize audible noise in weak signal conditions. The soft mute attack and decay rate can be adjusted with the SMUTER[1:0] bits where 00 is the fastest setting. The soft mute attenuation level can be adjusted with the SMUTEA[1:0] bits where 00 is the most attenuated. The soft mute disable (DSMUTE) bit may be set high to disable this feature. #### 4.6. Tuning The Si4703 uses Silicon Laboratories' patented and proven frequency synthesizer technology including a completely integrated VCO. The frequency synthesizer generates the quadrature local oscillator signal used to downconvert the RF input to a low intermediate frequency. The VCO frequency is locked to the reference clock and adjusted with an automatic frequency control (AFC) servo loop during reception. The tuning frequency is defined as: Freq (MHz) = Spacing (kHz) × Channel + Bottom of Band (MHz) Channel spacing of 50, 100 or 200 kHz is selected with bits SPACE[1:0]. The channel is selected with bits CHAN[9:0]. Band selection for Japan, Japan wideband, or Europe/U.S./Asia is set with BAND[1:0]. The tuning operation begins by setting the TUNE bit. After tuning completes, the seek/tune complete (STC) bit will be set and the RSSI level is available by reading bits RSSI[7:0]. The TUNE bit must be set low after the STC bit is set high in order to complete the tune operation and clear the STC bit. Seek tuning searches up or down for a channel with an RSSI greater than or equal to the seek threshold set with the SEEKTH[7:0] bits. In addition, optional SNR and/or impulse noise detector criteria may be used to qualify valid stations. The SKSNR[3:0] bits set the SNR threshold required. The SKCNT[3:0] bits set the impulse noise threshold. Using the extra seek qualifiers can reduce false stops and, in combination with lowering the RSSI seek threshold, increase the number of found stations. The SNR and impulse noise detectors are disabled by default for backwards compatibility. Two seek modes are available. When the seek mode (SKMODE) bit is low and a seek is initiated, the device seeks through the band, wraps from one band edge to the other, and continues seeking. If the seek operation is unable to find a valid channel, the seek failure/band limit (SF/BL) bit is set high and the device returns to the channel selected before the seek operation began. When the SKMODE bit is high and a seek is initiated, the device seeks through the band until the band limit is reached and the SF/BL bit is set high. A seek operation is initiated by setting the SEEK and SEEKUP bits. After the seek operation completes, the STC bit is set, and the RSSI level and tuned channel are available by reading bits RSSI[7:0] and bits READCHAN[9:0]. During a seek operation READCHAN[9:0] is also updated and may be read to determine and report seek progress. The STC bit is set after the seek operation completes. The channel is valid if the seek operation completes and the SF/BL bit is set low. At other times, such as before a seek operation or after a seek completes and the SF/BL bit is set high, the channel is valid if the AFC Rail (AFCRL) bit is set low and the value of RSSI[7:0] is greater than or equal to SEEKTH[7:0]. Note that if a valid channel is found but the AFCRL bit is set, the audio output is muted as in the softmute case discussed in Section "4.5. Stereo Audio Processing". The SEEK bit must be set low after the STC bit is set high in order to complete the seek operation. Setting the STC bit high clears STC status and SF/BL bits. The seek operation may be aborted by setting the SEEK bit low at any time. The device can be configured to generate an interrupt on GPIO2 when a tune or seek operation completes. Setting the seek/tune complete (STCIEN) bit and GPIO2[1:0] = 01 will configure GPIO2 for a 5 ms low interrupt when the STC bit is set by the device. For additional recommendations on optimizing the seek function, consult "AN284: Si4700/01/02/03 Seek Adjustability and Settings." #### 4.7. Reference Clock The Si4703 accepts a 32.768 kHz reference clock to the RCLK pin. The reference clock is required whenever the ENABLE bit is set high. Refer to Table 3, "DC Characteristics," on page 5 for switching voltage levels and Table 7, "FM Receiver Characteristics," on page 10 for frequency tolerance information. An onboard crystal oscillator is available to generate the 32.768 kHz reference when an external crystal and load capacitors are provided. Refer to 2. "Typical Application Schematic" on page 12. The oscillator must be enabled or disabled while in powerdown (ENABLE = 0) as shown in Figure 9, "Initialization Sequence," on page 18. Register 07h, bits [13:0], must be preserved as 0x0100 while in powerdown. #### 4.7.1. Si4703 Internal Crystal Oscillator Errata The Si4703-B17 seek/tune performance may be affected by data activity on the SDIO bus when using the integrated internal oscillator. SDIO activity results from polling the tuner for status or communicating with other devices that share the SDIO bus. If there is SDIO bus activity while the Si4703-B17 is performing the seek/tune function, the crystal oscillator may experience jitter, which may result in mistunes and/or false stops. SDIO activity during all other operational states does not affect performance. For best seek/tune results, Silicon Laboratories recommends that all SDIO data traffic be suspended during Si4703-B17 seek and tune operations. This is achieved by keeping the bus quiet for all other devices on the bus, and delaying tuner polling until the tune or seek operation is complete. The STC (seek/tune complete) interrupt should be used instead of polling to determine when a seek/tune operation is complete. Please refer to the Si4703-B17 data sheet for specified seek/tune times and register use guidelines. The layout guidelines in Si4700/01/02/03 Evaluation Board User's Guide, Section 8.3 Si4703 Daughter Card should be followed to help ensure robust FM performance. Please refer to the posted Si4702/03 Internal Crystal Oscillator Errata for more information. #### 4.8. Control Interface Two-wire slave-transceiver and three-wire interfaces are provided for the controller IC to read and write the control registers. Refer to "4.9. Reset, Powerup, and Powerdown" for a description of bus mode selection. Registers may be written and read when the $V_{IO}$ supply is applied regardless of the state of the $V_{D}$ or $V_{A}$ supplies. RCLK is not required for proper register operation. #### 4.8.1. 3-Wire Control Interface For three-wire operation, a transfer begins when the SEN pin is set low on a rising SCLK edge. The control word is latched internally on rising SCLK edges and is nine bits in length, comprised of a four bit chip address A7:A4 = 0110b, a read/write bit (write = 0 and read = 1), and a four bit register address, A3:A0. The ordering of the control word is A7:A5, R/W, A4:A0. Refer to Section 5. "Register Summary" on page 19 for a list of all registers and their addresses. For write operations, the serial control word is followed by a 16-bit data word and is latched internally on rising SCLK edges. For read operations, a bus turn-around of half a cycle is followed by a 16-bit data word shifted out on rising SCLK edges and is clocked into the system controller on falling SCLK edges. The transfer ends on the rising SCLK edge after SEN is set high. Note that 26 SCLK cycles are required for a transfer, however, SCLK may run continuously. For details on timing specifications and diagrams, refer to Table 5, "3-Wire Control Interface Characteristics," on page 7, Figure 3, "3-Wire Control Interface Write Timing Parameters," on page 7, and Figure 4, "3-Wire Control Interface Read Timing Parameters," on page 7. #### 4.8.2. 2-wire Control Interface For two-wire operation, a transfer begins with the START condition. The control word is latched internally on rising SCLK edges and is eight bits in length, comprised of a seven bit device address equal to 0010000b and a read/write bit (write = 0 and read = 1). The device acknowledges the address by setting SDIO low on the next falling SCLK edge. For write operations, the device acknowledge is followed by an eight bit data word latched internally on rising edges of SCLK. The device always acknowledges the data by setting SDIO low on the next falling SCLK edge. An internal address counter automatically increments to allow continuous data byte writes, starting with the upper byte of register 02h, followed by the lower byte of register 02h, and onward until the lower byte of the last register is reached. The internal address counter then automatically wraps around to the upper byte of register 00h and proceeds from there until continuous writes cease. Data transfer ceases with the STOP command. After every STOP command, the internal address counter is reset. For read operations, the device acknowledge is followed by an eight bit data word shifted out on falling SCLK edges. An internal address counter automatically increments to allow continuous data byte reads, starting with the upper byte of register 0Ah, followed by the lower byte of register 0Ah, and onward until the lower byte of the last register is reached. The internal address counter then automatically wraps around to the upper byte of register 00h and proceeds from there until continuous reads cease. After each byte of data is read, the controller IC should return an acknowledge if an additional byte of data will be requested. Data transfer ceases with the STOP command. After every STOP command, the internal address counter is reset. For details on timing specifications and diagrams, refer to Table 6, "2-Wire Control Interface Characteristics<sup>1</sup>," on page 8, Figure 5, "2-Wire Control Interface Read and Write Timing Parameters," on page 9 and Figure 6, "2-Wire Control Interface Read and Write Timing Diagram," on page 9. #### 4.9. Reset, Powerup, and Powerdown Driving the RST pin low will disable the Si4703 and its control bus interface, and $\frac{1}{1}$ reset the registers to their default settings. Driving the $\frac{1}{1}$ pin high will bring the device out of reset. As the part is brought out of reset, one of two methods may be used to select between 2-wire and 3-wire control interface operation. Busmode select method 1 requires the use of the GPIO3, SEN, and SDIO pins. The GPIO3 pin should be externally driven low, set to hi-Z or left floating, and the SDIO pin should be externally driven low on the rising edge of RST. The GPIO3 pin has an internal 1 $\mbox{M}\Omega$ pulldown resistor to ensure proper bus mode selection. To select 2-wire operation of the control interface, the SEN pin should be externally driven high on the rising edge of RST. To select 3-wire operation of the control interface, the SEN pin should be externally driven low on the rising edge of RST. Refer to Table 4, "Reset Timing Characteristics," on page 6 and Figure 1, "Reset Timing Parameters for Busmode Select Method 1," on page 6. Busmode select method 2 only requires the use of the GPIO3 and GPIO1 pins. The GPIO3 pin should be driven high on the rising edge of RST. Using this control interface bus selection method, a 100 k $\Omega$ or lower pull-up resistor should be used on the GPIO3 pin. To select 2-wire operation of the control interface, the GPIO1 and GPIO3 pins should be externally driven high on the rising edge of RST. To select 3-wire operation of the control interface, the GPIO1 pin should be externally driven low on the rising edge of RST. Refer to Table 4, "Reset Timing Characteristics," on page 6 and Figure 2, "Reset Timing Parameters for Busmode Select Method 2," on page 6. Table 8 below summarizes the two bus selection methods. Table 8. Selecting 2-Wire or 3-Wire Control Interface Busmode Operation<sup>1</sup> | Busmode<br>Select Method | SEN | SDIO | GPIO1 | GPIO3 <sup>2</sup> | Bus<br>mode | |--------------------------|-----|------|-------|--------------------|-------------| | 1 | 0 | 0 | Х | 03 | 3-wire | | 1 | 1 | 0 | Х | 03 | 2-wire | | 1 | 0 | 0 | Х | 04 | 3-wire | | Xtal Oscillator | | | | | | | 1 | 1 | 0 | Х | 04 | 2-wire | | Xtal Oscillator | | | | | | | 2 | Χ | Х | 0 | 1 <sup>5</sup> | 3-wire | | 2 | Χ | Х | 1 | 1 <sup>5</sup> | 2-wire | | 2 | NA | NA | NA | NA | NA | | Xtal Oscillator | | | | | | | 2 | NA | NA | NA | NA | NA | | Xtal Oscillator | | | | | | - 1. All parameters applied on rising edge of $\overline{RST}$ . - 2. GPIO3 is internally pulled down with a 1 M $\Omega$ resistor. - 3. GPIO3 should be externally driven low, set to high-Z (10 M $\Omega$ or greater pull-up) or float. - 4. GPIO3 should be left floating. - 5. GPIO3 should be externally driven high (100 $k\Omega$ or smaller pull-up). When proper voltages are applied to the Si4703, the ENABLE and DISABLE bits in register 02h can be used to select between powerup and powerdown modes. When voltage is first applied to the device, ENABLE = 0 and DISABLE = 0. Setting ENABLE = 1 and DISABLE = 0 puts the device in powerup mode. To power down the device, the ENABLE and DISABLE bits should both be written to 1. After being written to 1, both bits will be cleared as part of the internal device powerdown sequence. To put the device back into powerup mode, set ENABLE = 1 and DISABLE = 0 as described above. The ENABLE bit should never be written to a 0. #### 4.10. Audio Output Summation The audio outputs LOUT and ROUT may be capacitively summed with another device. Setting the audio high-Z enable (AHIZEN) bit maintains a dc bias of 0.5 x $V_{IO}$ on the LOUT and ROUT pins to prevent the ESD diodes from clamping to the $V_{IO}$ or GND rail in response to the output swing of the other device. The bias point is set with a 370 k $\Omega$ resistor to $V_{IO}$ and GND. Register 07h containing the AHIZEN bit must not be written during the powerup sequence and only takes effect when in powerdown and $V_{IO}$ is supplied. In powerup the LOUT and ROUT pins are set to the common mode voltage specified in Table 7, "FM Receiver Characteristics $^{1,2}$ ," on page 10, regardless of the state of AHIZEN. Bits 13:0 of register 07h must be preserved as 0x0100 while in powerdown and as 0x3C04 while in powerup. #### 4.11. Initialization Sequence Refer to Figure 9, "Initialization Sequence," on page 18. To initialize the device: - 1. Supply V<sub>A</sub> and V<sub>D</sub>. - Supply V<sub>IO</sub> while keeping the RST pin low. Note that steps 1 and 2 may be reversed. Power supplies may be sequenced in any order. - Select 2-wire or 3-wire control interface bus mode operation as described in Section 4.9. "Reset, Powerup, and Powerdown" on page 17. - Provide RCLK. Steps 3 and 4 may be reversed when using an external oscillator. Wait 500 ms for oscillator startup when using internal oscillator. - Set the ENABLE bit high and the DISABLE bit low to powerup the device. Software should wait for the powerup time (as specified by Table 7, "FM Receiver Characteristics<sup>1,2</sup>," on page 10) before continuing with normal part operation. To power down the device: (Optional) Set the AHIZEN bit high to maintain a dc bias of 0.5 x V<sub>IO</sub> volts at the LOUT and ROUT pins while in powerdown, but preserve the states of the other bits in - Register 07h. Note that in powerup the LOUT and ROUT pins are set to the common mode voltage specified in Table 7 on page 10, regardless of the state of AHIZEN. - Set the ENABLE bit high and the DISABLE bit high to place the device in powerdown mode. Note that all register states are maintained so long as V<sub>IO</sub> is supplied and the RST pin is high. - 3. (Optional) Remove RCLK. - 4. Remove V<sub>A</sub> and V<sub>D</sub> supplies as needed. To power up the device (after power down): - 1. Note that $V_{IO}$ is still supplied in this scenario. If $V_{IO}$ is not supplied, refer to device initialization procedure above. - (Optional) Set the AHIZEN bit low to disable the dc bias of 0.5 x V<sub>IO</sub> volts at the LOUT and ROUT pins, but preserve the states of the other bits in Register 07h. Note that in powerup the LOUT and ROUT pins are set to the common mode voltage specified in Table 7 on page 10, regardless of the state of AHIZEN. - 3. Supply V<sub>A</sub> and V<sub>D</sub>. - Provide RCLK. Wait 500 ms for oscillator startup when using internal oscillator. - 5. Set the ENABLE bit high and the DISABLE bit low to powerup the device. Figure 9. Initialization Sequence #### 4.12. Programming Guide Refer to "AN230: Si4700/01 Programming Guide" for control interface programming information. # 5. Register Summary | Pog 1 | Name | 015 | D14 | D13 | D12 | 110 | 010 | 60 | 80 | 70 | 90 | 50 | <b>D4</b> | D3 | 20 | Σ | 5 | |--------|-----------------------|-------------------------|---------------------|-------|-------------------------|-------------------|-------------------------|---------------------|------------|-------|--------------|---------------|------------|-------|---------------|-------------|------------| | ה<br>ה | | 2 | | 2 2 | ! | | 2 | 2 | 2 | 5 | | 3 3 | | 3 | , | 5 | R | | oon | DEVICEID | | PN[3:0] | 3:0] | | | | | | | MFGID[11:0] | [0] | | | | | | | 01h | CHIPID | | | RE | REV[5:0] | | | | DEV[3:0] | 3:0] | | | | FIRMW | FIRMWARE[5:0] | | | | 02h | POWERCFG DSMUTE DMUTE | DSMUTE | DMUTE | ONOM | 0 | RDSM | SKMODE | SEEKUP | SEEK | 0 | DISABLE | 0 | 0 | 0 | 0 | 0 | ENABLE | | 03h | CHANNEL | TUNE | ° | 0 | 0 | 0 | 0 | | | | | CHAN[9:0] | [0:6] | | | - | | | 04h | SYSCONFIG1 | RDSIEN | STCIEN | 0 | RDS | DE | AGCD | 0 | 0 | BLND, | BLNDADJ[1:0] | GPIC | GPIO3[1:0] | GPIC | GPIO2[1:0] | GPIC | GPIO1[1:0] | | 05h | SYSCONFIG2 | | | | SEE | SEEKTH[7:0] | | | | BAN | BAND[1:0] | SPAC | SPACE[1:0] | | VOLU | VOLUME[3:0] | | | 06h | SYSCONFIG3 | SMUTER[1:0] | ER[1:0] | SMUTI | SMUTEA[1:0] | | | RDSPRF | VOLEXT | | SKSNR[3:0] | [3:0] | | | SKCI | SKCNT[3:0] | | | 07h | TEST1 | XOSCEN AHIZEN | AHIZEN | | 2 | | | | | | | | | | | | | | 08h | TEST2 | | | | | | | • | | | | | | | | | | | 09h | BOOTCONFIG | | | | | | | | | | | | | | | | | | 0Ah | STATUSRSSI | RDSR | STC | SF/BL | AFCRL | RDSS <sup>2</sup> | BLERA[1:0] <sup>2</sup> | v[1:0] <sup>2</sup> | ST | | | | RSSI[7:0] | [7:0] | | | | | 0Bh | READCHAN | BLERB[1:0] <sup>2</sup> | 3[1:0] <sup>2</sup> | BLER | BLERC[1:0] <sup>2</sup> | BLER | BLERD[1:0] <sup>2</sup> | | | | <u> </u> | READCHAN[9:0] | [0:6]NA | | | | | | 0Ch | RDSA | | | | | | Ç | | RDSA[15:0] | 5:0] | | | | | | | | | 0Dh | RDSB | | | | | | • | X | RDSB[15:0] | 5:0] | | | | | | | | | 0Eh | RDSC | | | | | | | Ó | RDSC[15:0] | 2:0] | | | | | | | | | 0Fh | RDSD | | | | | | | | RDSD[15:0] | 2:0] | | | | | | | | | Notoe. | | | | | | | | * | | y | | | | | | | | - Any register not listed is reserved and should not be written. Writing to reserved registers may result in unpredictable behavior. Available in RDS verbose mode only. ### 6. Register Descriptions #### Register 00h. Device ID | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------|-----|-----|-------------|-----|-----|----|----|----|----|----|----|----|----|----|----| | Name | PN[3:0] | | | MFGID[11:0] | | | | | | | | | | | | | | Туре | R | | | R | | | | | | | | | | | | | Reset value = 0x1242 | Bit | Name | | Function | | |-------|-------------|--------------------------------------|----------|--| | 15:12 | PN[3:0] | <b>Part Number.</b> 0x01 = Si4702/03 | , 0 , 6 | | | 11:0 | MFGID[11:0] | Manufacturer ID.<br>0x242 | 7100° | | #### Register 01h. Chip ID | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|-----|-----|-----|-----|-----|-----|-------|----|----|---------------|----|----|----|----|----| | Name | REV[5:0] | | | | | | DEV | [3:0] | | | FIRMWARE[6:0] | | | | | | | Туре | R | | | | | R | | | | | R | | | | | | Reset value = 0x0800 for Si4703 Revision B. | Bit | Name | Function | |-------|---------------|---------------------------------| | 15:10 | REV[5:0] | Chip Version. | | | | 0x02 = Rev B | | 9:6 | DEV[3:0] | Device. | | | | 0 before powerup. | | | | 0001 after powerup = Si4702. | | | | 1001 after powerup = Si4703. | | 5:0 | FIRMWARE[6:0] | Firmware Version. | | | | 0 before powerup. | | | | Firmware version after powerup. | #### Register 02h. Power Configuration | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|--------|-------|------|-----|------|--------|--------|------|-----|---------|-----|-----|-----|-----|-----|--------| | Name | DSMUTE | DMUTE | MONO | 0 | RDSM | SKMODE | SEEKUP | SEEK | 0 | DISABLE | 0 | 0 | 0 | 0 | 0 | ENABLE | | Туре | R/W | Bit | Name | Function | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DSMUTE | Softmute Disable. 0 = Softmute enable (default). 1 = Softmute disable. | | 14 | DMUTE | Mute Disable. 0 = Mute enable (default). 1 = Mute disable. | | 13 | MONO | Mono Select. 0 = Stereo (default). 1 = Force mono. | | 12 | Reserved | Reserved. Always write to 0. | | 11 | RDSM | RDS Mode. 0 = Standard (default). 1 = Verbose. Refer to "4.4. RDS/RBDS Processor and Functionality". | | 10 | SKMODE | Seek Mode. 0 = Wrap at the upper or lower band limit and continue seeking (default). 1 = Stop seeking at the upper or lower band limit. | | 9 | SEEKUP | Seek Direction. 0 = Seek down (default). 1 = Seek up. | | 8 | SEEK | <ul> <li>Seek.</li> <li>0 = Disable (default).</li> <li>1 = Enable.</li> <li>Notes:</li> <li>1. Seek begins at the current channel, and goes in the direction specified with the SEEKUP bit. Seek operation stops when a channel is qualified as valid according to the seek parameters, the entire band has been searched (SKMODE = 0), or the upper or lower band limit has been reached (SKMODE = 1).</li> <li>2. The STC bit is set high when the seek operation completes and/or the SF/BL bit is set high if the seek operation was unable to find a channel qualified as valid according to the seek parameters. The STC and SF/BL bits must be set low by setting the SEEK bit low before the next seek or tune may begin.</li> <li>3. Seek performance for 50 kHz channel spacing varies according to RCLK tolerance. Silicon Laboratories recommends ±50 ppm RCLK crystal tolerance for 50 kHz seek performance.</li> <li>4. A seek operation may be aborted by setting SEEK = 0.</li> </ul> | # Si4703-B17 | Bit | Name | Function | |-----|----------|------------------------------------------------------------------------------| | 7 | Reserved | Reserved. Always write to 0. | | 6 | DISABLE | Powerup Disable. Refer to "4.9. Reset, Powerup, and Powerdown". Default = 0. | | 5:1 | Reserved | Reserved. Always write to 0. | | 0 | ENABLE | Powerup Enable. Refer to "4.9. Reset, Powerup, and Powerdown". Default = 0. | #### Register 03h. Channel | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-----|-----|-----|-----|-----|--------------|----|----|----|----|----|----|----|----|----| | Name | TUNE | 0 | 0 | 0 | 0 | 0 | CHANNEL[9:0] | | | | | | | | | | | Туре | R/W | | | | | | | | | #### Reset value = 0x0000 22 | Bit | Name | Function | |-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | TUNE | Tune. 0 = Disable (default). 1 = Enable. The tune operation begins when the TUNE bit is set high. The STC bit is set high when the tune operation completes. The STC bit must be set low by setting the TUNE bit low before the next tune or seek may begin. | | 14:10 | Reserved | Reserved. Always write to 0. | | 9:0 | CHAN[9:0] | Channel Select. Channel value for tune operation. If BAND 05h[7:6] = 00, then Freq (MHz) = Spacing (MHz) x Channel + 87.5 MHz. If BAND 05h[7:6] = 01, BAND 05h[7:6] = 10, then Freq (MHz) = Spacing (MHz) x Channel + 76 MHz. CHAN[9:0] is not updated during a seek operation. READCHAN[9:0] provides the current tuned channel and is updated during a seek operation and after a seek or tune operation completes. Channel spacing is set with the bits SPACE 05h[5:4]. | #### Register 04h. System Configuration 1 | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|--------|--------|-----|-----|-----|------|-----|-----|-------|---------|------|--------|------|--------|------|--------| | Name | RDSIEN | STCIEN | 0 | RDS | DE | AGCD | 0 | 0 | BLNDA | DJ[1:0] | GPIO | 3[1:0] | GPIO | 2[1:0] | GPIO | 1[1:0] | | Туре | R/W R/ | W | R/ | W | R/ | W | R/ | W | | Bit | Name | Function | |-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RDSIEN | RDS Interrupt Enable. 0 = Disable Interrupt (default). 1 = Enable Interrupt. Setting RDSIEN = 1 and GPIO2[1:0] = 01 will generate a 5 ms low pulse on GPIO2 when the RDSR 0Ah[15] bit is set. | | 14 | STCIEN | Seek/Tune Complete Interrupt Enable. 0 = Disable Interrupt (default). 1 = Enable Interrupt. Setting STCIEN = 1 and GPIO2[1:0] = 01 will generate a 5 ms low pulse on GPIO2 when the STC 0Ah[14] bit is set. | | 13 | Reserved | Reserved. Always write to 0. | | 12 | RDS | RDS Enable. 0 = Disable (default). 1 = Enable. | | 11 | DE | De-emphasis.<br>0 = 75 μs. Used in USA (default).<br>1 = 50 μs. Used in Europe, Australia, Japan. | | 10 | AGCD | AGC Disable. 0 = AGC enable (default). 1 = AGC disable. | | 9:8 | Reserved | Reserved. Always write to 0. | | 6:7 | BLNDADJ[1:0] | Stereo/Mono Blend Level Adjustment. Sets the RSSI range for stereo/mono blend. 00 = 31-49 RSSI dBµV (default). 01 = 37-55 RSSI dBµV (+6 dB). 10 = 19-37 RSSI dBµV (-12 dB). 11 = 25-43 RSSI dBµV (-6 dB). ST bit set for RSSI values greater than low end of range. | | 5:4 | GPIO3[1:0] | General Purpose I/O 3. 00 = High impedance (default). 01 = Mono/Stereo indicator (ST). The GPIO3 will output a logic high when the device is in stereo, otherwise the device will output a logic low for mono. 10 = Low. 11 = High. | # Si4703-B17 | Bit | Name | Function | |-----|------------|----------------------------------------------------------------------------------------| | 3:2 | GPIO2[1:0] | General Purpose I/O 2. | | | | 00 = High impedance (default). | | | | 01 = STC/RDS interrupt. A logic high will be output unless an interrupt occurs as | | | | described below. | | | | 10 = Low. | | | | 11 = High. | | | | Setting STCIEN = 1 will generate a 5 ms low pulse on GPIO2 when the STC 0Ah[14] bit is | | | | set. Setting RDSIEN = 1 will generate a 5 ms low pulse on GPIO2 when the RDSR | | | | 0Ah[15] bit is set. | | 1:0 | GPIO1[1:0] | General Purpose I/O 1. | | | | 00 = High impedance (default). | | | | 01 = Reserved. | | | | 10 = Low. | | | | 11 = High. | #### Register 05h. System Configuration 2 | Bit | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D9 | | | | | | | | | D5 | D4 | D3 | D2 | D1 | D0 | | | |------|------------------------------------------------------------|--|---|------|---------|--|--|--|----------------------|----|----|----|-------------|----|----|--|--| | Name | | | • | SEEK | ΓH[7:0] | | | | BAND[1:0] SPACE[1:0] | | | | VOLUME[3:0] | | | | | | Туре | R/W | | | | | | | | R/ | W | R/ | W | | R/ | W | | | | Bit | Name | Function | |------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | SEEKTH[7:0] | RSSI Seek Threshold. 0x00 = min RSSI (default). 0xFF = max RSSI. SEEKTH presents the logarithmic RSSI threshold for the seek operation. The Si4703 will not validate channels with RSSI below the SEEKTH value. SEEKTH is one of multiple parameters that can be used to validate channels. For more information, see "AN284: Si4700/01 Firmware 15 Seek Adjustability and Settings." | | 7:6 | BAND[1:0] | Band Select. 00 = 87.5–108 MHz (USA,Europe) (Default). 01 = 76–108 MHz (Japan wide band). 10 = 76–90 MHz (Japan). 11 = Reserved. | | 5:4 | SPACE[1:0] | Channel Spacing. 00 = 200 kHz (USA, Australia) (default). 01 = 100 kHz (Europe, Japan). 10 = 50 kHz. | | 3:0 | VOLUME[3:0] | Volume. Relative value of volume is shifted –30 dBFS with the VOLEXT 06h[8] bit. VOLEXT = 0 (default). 0000 = mute (default). 0001 = -28 dBFS. : : :1110 = -2 dBFS. 1111 = 0 dBFS. VOLEXT = 1. 0000 = mute. 0001 = -58 dBFS. : : : :1110 = -32 dBFS. : : :1111 = -30 dBFS. FS = full scale. Volume scale is logarithmic. | #### Register 06h. System Configuration 3 | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------|---------|------|---------|-----|-----|--------|--------|----|------|-------|----|----|------|-------|----| | Name | SMUTE | ER[1:0] | SMUT | EA[1:0] | 0 | 0 | RDSPRF | VOLEXT | 0) | SKSN | R[3:0 | ] | 0) | SKCN | T[3:0 | ] | | Туре | R/W R/W | | W | R/W | R/W | R/W | R/W | | R/ | W | | | R/ | W | | | | Bit | Name | Function | |-------|-------------|----------------------------------------------------------------------------------------| | 15:14 | SMUTER[1:0] | Softmute Attack/Recover Rate. | | | | 00 = fastest (default). | | | | 01 = fast. | | | | 10 = slow. | | | | 11 = slowest. | | 13:12 | SMUTEA[1:0] | Softmute Attenuation. | | | | 00 = 16 dB (default). | | | | 01 = 14 dB. | | | | 10 = 12 dB. | | | | 11 = 10 dB. | | 11:10 | Reserved | Reserved. | | | | Always write to zero. | | 9 | RDSPRF | RDS High-Performance Mode. | | | | 0 = disabled (default). | | | | 1 = enabled. | | | | Refer to 4.4. "RDS/RBDS Processor and Functionality" on page 14. | | | | Refer to "AN281: Si4700/01/02/03 Firmware Change List." | | 8 | VOLEXT | Extended Volume Range. | | | | 0 = disabled (default). | | | | 1 = enabled. | | | | This bit attenuates the output by 30 dB. With the bit set to 0, the 15 volume settings | | | | adjust the volume between 0 and –28 dBFS. With the bit set to 1, the 15 volume set- | | | | tings adjust the volume between –30 and –58 dBFS. | | | | Refer to 4.5. "Stereo Audio Processing" on page 14. | | | | Refer to "AN281: Si4700/01/02/03 Firmware Change List." | | 7:4 | SKSNR[3:0] | Seek SNR Threshold. | | | | 0000 = disabled (default). | | | | 0001 = min (most stops). | | | | 1111 = max (fewest stops). | | | | Required channel SNR for a valid seek channel. | | 3:0 | SKCNT[3:0] | Seek FM Impulse Detection Threshold. | | | | 0000 = disabled (default). | | | | 0001 = max (most stops). | | | | 1111 = min (fewest stops). | | | | Allowable number of FM impulses for a valid seek channel. | #### Register 07h. Test 1 | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|--------|--------|-----|-----|-----|-----|----|----|--------|-----|----|----|----|----|----|----| | Name | XOSCEN | AHIZEN | | • | • | • | | F | Reserv | /ed | • | • | • | • | • | | | Туре | R/W | R/W | R/W | | | | | | 1 | | | | | | | | | Bit | Name | Function | |------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | XOSCEN | Crystal Oscillator Enable. 0 = Disable (default). 1 = Enable. The internal crystal oscillator requires an external 32.768 kHz crystal as shown in 2. "Typical Application Schematic" on page 12. The oscillator must be enabled before powerup (ENABLE = 1) as shown in Figure 9, "Initialization Sequence," on page 18. It should only be disabled after powerdown (ENABLE = 0). Bits 13:0 of register 07h must be preserved as 0x0100 while in powerdown and as 0x3C04 while in powerup. Refer to Si4702/03 Internal Crystal Oscillator Errata. | | 14 | AHIZEN | $\label{eq:Audio High-Z Enable.} \begin{tabular}{ll} Audio High-Z Enable. \\ 0 = Disable (default). \\ 1 = Enable. \\ Setting AHIZEN maintains a dc bias of 0.5 x V_{IO} on the LOUT and ROUT pins to prevent the ESD diodes from clamping to the V_{IO} or GND rail in response to the output swing of another device. Register 07h containing the AHIZEN bit must not be written during the powerup sequence and high-Z only takes effect when in powerdown and V_{IO} is supplied. Bits 13:0 of register 07h must be preserved as 0x0100 while in powerdown and as 0x3C04 while in powerup.$ | | 13:0 | Reserved | Reserved. If written, these bits should be read first and then written with their pre-existing values. Do not write during powerup. | #### Register 08h. Test 2 | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|----|--------|----|----|----|----|----|----|----|----| | Name | | | | | | | R | eserve | ed | | | | | | | | | Туре | | R/W | | | | | | | | | | | | | | | Reset value = 0x0000 | Bit | Name | Function | |------|----------|--------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | Reserved. If written, these bits should be read first and then written with their pre-existing values. Do not write during powerup. | #### Register 09h. Boot Configuration | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|----|--------|----|----|----|----|----|----|----|----| | Name | | | | | | | R | eserve | d | | | | | | | | | Туре | | | | | | | | R/W | | | | | | | | | | E | Bit | Name | Function | |----|-----|----------|---------------------------------------------------------------------------------------------------------------------------| | 1: | 5:0 | Reserved | Reserved. | | | | | If written, these bits should be read first and then written with their pre-existing values. Do not write during powerup. | #### Register 0Ah. Status RSSI | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-----|-------|-------|------|------|--------|----|----|----|----|-----|--------|----|----|----| | Name | RDSR | STC | SF/BL | AFCRL | RDSS | BLER | A[1:0] | ST | | | | RSS | I[7:0] | | • | | | Туре | R | R | R | R | R | R | ₹ | R | | | | F | 3 | | | | | Bit | Name | Function | |------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RDSR | RDS Ready. 0 = No RDS group ready (default). 1 = New RDS group ready. Refer to "4.4. RDS/RBDS Processor and Functionality". | | 14 | STC | Seek/Tune Complete. 0 = Not complete (default). 1 = Complete. The seek/tune complete flag is set when the seek or tune operation completes. Setting the SEEK 02h[8] or TUNE 03h[15] bit low will clear STC. | | 13 | SF/BL | Seek Fail/Band Limit. 0 = Seek successful. 1 = Seek failure/Band limit reached. The SF/BL flag is set high when SKMODE 02h[10] = 0 and the seek operation fails to find a channel qualified as valid according to the seek parameters. The SF/BL flag is set high when SKMODE 02h[10] = 1 and the upper or lower band limit has been reached. The SEEK 02h[8] bit must be set low to clear SF/BL. | | 12 | AFCRL | AFC Rail. 0 = AFC not railed. 1 = AFC railed, indicating an invalid channel. Audio output is softmuted when set. AFCRL is updated after a tune or seek operation completes and indicates a valid or invalid channel. During normal operation, AFCRL is updated to reflect changing RF environments. | | 11 | RDSS | RDS Synchronized. 0 = RDS decoder not synchronized (default). 1 = RDS decoder synchronized. Available only in RDS Verbose mode (RDSM 02h[11] = 1). Refer to "4.4. RDS/RBDS Processor and Functionality". | | 10:9 | BLERA[1:0] | RDS Block A Errors. 00 = 0 errors requiring correction. 01 = 1-2 errors requiring correction. 10 = 3-5 errors requiring correction. 11 = 6+ errors or error in checkword, correction not possible. Available only in RDS Verbose mode (RDSM 02h[11] = 1). Refer to "4.4. RDS/RBDS Processor and Functionality". | # Si4703-B17 | Bit | Name | Function | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | ST | Stereo Indicator. | | | | 0 = Mono. | | | | 1 = Stereo. | | | | Stereo indication is also available on GPIO3 by setting GPIO3 04h[5:4] = 01. | | 7:0 | RSSI[7:0] | RSSI (Received Signal Strength Indicator). | | | | RSSI is measured units of dBµV in 1 dB increments with a maximum of approximately 75 dBµV. Si4703-B17 does not report RSSI levels greater than 75 dBuV. | #### Register 0Bh. Read Channel | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-------|--------|------|--------|------|--------|----|----|----|----|------|--------|----|----|----|----| | Name | BLERB | 8[1:0] | BLER | C[1:0] | BLER | D[1:0] | | | • | R | EADC | HAN[9: | 0] | | • | | | Туре | R | | F | 3 | F | 3 | | | | | F | 3 | | | | | | Bit | Name | Function | |-------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | BLERB[1:0] | RDS Block B Errors. 00 = 0 errors requiring correction. 01 = 1-2 errors requiring correction. 10 = 3-5 errors requiring correction. 11 = 6+ errors or error in checkword, correction not possible. Available only in RDS Verbose mode (RDSM = 1). Refer to "4.4. RDS/RBDS Processor and Functionality". | | 13:12 | BLERC[1:0] | RDS Block C Errors. 00 = 0 errors requiring correction. 01 = 1-2 errors requiring correction. 10 = 3-5 errors requiring correction. 11 = 6+ errors or error in checkword, correction not possible. Available only in RDS Verbose mode (RDSM = 1). Refer to "4.4. RDS/RBDS Processor and Functionality". | | 11:10 | BLERD[1:0] | RDS Block D Errors. 00 = 0 errors requiring correction. 01 = 1-2 errors requiring correction. 10 = 3-5 errors requiring correction. 11 = 6+ errors or error in checkword, correction not possible. Available only in RDS Verbose mode (RDSM = 1). Refer to "4.4. RDS/RBDS Processor and Functionality". | | 9:0 | READCHAN[9:0] | Read Channel. If BAND 05h[7:6] = 00, then Freq (MHz) = Spacing (MHz) x Channel + 87.5 MHz. If BAND 05h[7:6] = 01, BAND 05h[7:6] = 10, then Freq (MHz) = Spacing (MHz) x Channel + 76 MHz. READCHAN[9:0] provides the current tuned channel and is updated during a seek operation and after a seek or tune operation completes. Spacing and channel are set with the bits SPACE 05h[5:4] and CHAN 03h[9:0]. | #### Register 0Ch. RDSA | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|----|--------|-----|----|----|----|----|----|----|----| | Name | | | | | | | RE | )SA[15 | :0] | | | | | | | | | Туре | | | | | | | | R | | | | | | | | | Reset value = 0x0000 | Bit | Name | Function | | |------|------|-------------------|--| | 15:0 | RDSA | RDS Block A Data. | | #### Register 0Dh. RDSB | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Name | | RDSB[15:0] | | | | | | | | | | | | | | | | Туре | R | | | | | | | | | | | | | | | | | Bit | Name | Function | |------|------|-------------------| | 15:0 | RDSB | RDS Block B Data. | #### Register 0Eh. RDSC | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|----|-------|------|----|----|----|----|----|----|----| | Name | | | | | | | RE | SC[15 | 5:0] | | | | | | | | | Туре | | | | | | | | R | | | | | | | | | Reset value = 0x0000 | Bit | Name | Function | | |------|------|-------------------|--| | 15:0 | RDSC | RDS Block C Data. | | #### Register 0Fh. RDSD | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Name | | RDSD[15:0] | | | | | | | | | | | | | | | | Туре | | | | | | | | R | | | | | | | | | | Bit | Name | Function | |------|------|-------------------| | 15:0 | RDSD | RDS Block D Data. | ## 7. Pin Descriptions: Si4703-GM | Pin Number(s) | Name | Description | |----------------|------------------------|---------------------------------------------------------------| | 1, 20 | NC | No Connect. Leave floating. | | 2 | FMIP | FM RF inputs. | | 3 | RFGND | RF ground. Connect to ground plane on PCB. | | 4, 12, 15, PAD | GND | Ground. Connect to ground plane on PCB. | | 5 | RST | Device reset (active low) input. | | 6 | SEN | Serial enable input (active low). | | 7 | SCLK | Serial clock input. | | 8 | SDIO | Serial data input/output. | | 9 | RCLK | External reference oscillator input. | | 10 | V <sub>IO</sub> | I/O supply voltage. | | 11 | V <sub>D</sub> | Digital supply voltage. May be connected directly to battery. | | 13 | ROUT | Right audio output. | | 14 | LOUT | Left audio output. | | 16 | $V_A$ | Analog supply voltage. May be connected directly to battery. | | 17, 18, 19 | GPIO3, GPIO2,<br>GPIO1 | General purpose input/output. | ## 8. Ordering Guide | Part<br>Number* | Description | Package<br>Type | Operating<br>Temperature | |------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|--------------------------| | Si4703-B17-GM | Portable Broadcast Radio Tuner FM Stereo with RDS Firmware Revision 16 | QFN<br>Pb-free | –20 to 85 °C | | *Note: Add an "(R)" at the end of the device part number to denote tape and reel option; 2500 quantity per reel. | | | | ### 9. Package Markings (Top Marks) #### 9.1. Si4703 Top Mark #### 9.2. Top Mark Explanation | Mark Method: | YAG Laser | | | |-----------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--| | Font Size: | 1.5 point (0.53 mm) Right | 1.5 point (0.53 mm) Right Justified | | | Line 1 Marking: | Part Number 03 = Si4703 | | | | | Firmware Revision | 17 = Firmware Revision 17 | | | Line 2 Marking: | B = Die Revision | B = Revision B Die | | | | TTT = Internal Code | Internal tracking code. | | | Line 3 Marking: | Circle = 0.5 mm Diameter (Bottom-Left Justified) | Pin 1 Identifier | | | | Y = Year<br>WW = Workweek | Assigned by the Assembly House. Corresponds to the last significant digit of the year and workweek of the mold date. | | #### 10. Package Outline: Si4703-GM Figure 10 illustrates the package details for the Si4703-GM. Table 9 lists the values for the dimensions shown in the illustration. Figure 10. 20-Pin Quad Flat No-Lead (QFN) **Table 9. Package Dimensions** | Symbol | Millimeters | | | |--------|-------------|------|------| | | Min | Nom | Max | | Α | 0.50 | 0.55 | 0.60 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | С | 0.27 | 0.32 | 0.37 | | D | 3.00 BSC | | | | D2 | 1.65 | 1.70 | 1.75 | | е | 0.50 BSC | | | | Е | 3.00 BSC | | | | E2 | 1.65 | 1.70 | 1.75 | | Symbol | Millimeters | | | |--------|-------------|------|------| | | Min | Nom | Max | | f | 2.53 BSC | | | | L | 0.35 | 0.40 | 0.45 | | L1 | 0.00 | _ | 0.10 | | aaa | _ | _ | 0.10 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | | eee | _ | _ | 0.10 | - 1. All dimensions are shown in millimeters unless otherwise noted. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. #### 11. PCB Land Pattern: Si4703-GM Figure 11 illustrates the PCB land pattern details for the Si4703-GM. Table 10 lists the values for the dimensions shown in the illustration. Figure 11. PCB Land Pattern **Table 10. PCB Land Pattern Dimensions** | Symbol | Millimeters | | | |--------|-------------|------|--| | | Min | Max | | | D | 2.71 REF | | | | D2 | 1.60 | 1.80 | | | е | 0.50 BSC | | | | Е | 2.71 REF | | | | E2 | 1.60 | 1.80 | | | f | 2.53 BSC | | | | GD | 2.10 | _ | | | Symbol | Millimeters | | | |--------|-------------|------|--| | | Min | Max | | | GE | 2.10 | _ | | | W | _ | 0.34 | | | Χ | _ | 0.28 | | | Y | 0.61 REF | | | | ZE | _ | 3.31 | | | ZD | _ | 3.31 | | #### Notes: General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-SM-782 guidelines. - **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. #### Notes: Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### **Notes: Stencil Design** - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - **4.** A 1.45 x 1.45 mm square aperture should be used for the center pad. This provides approximately 70% solder paste coverage on the pad, which is optimum to assure correct component stand-off. #### **Notes: Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. #### **ADDITIONAL REFERENCE RESOURCES** - AN230: Si4700/01/02/03 Programming Guide - AN231: Si4700/01/02/03 Headphone and Antenna Interface - Si4700/01/02/03 EVB User's Guide - AN234: Si4700/01/02/03 EVB Test Procedure - AN235: Si4700/01/02/03 EVB Quick Start Guide - AN243: Using RDS/RBDS with the Si4701/03 - AN281: Si4700/01/02/03 Firmware Change List - AN284: Si4700/01/02/03 Seek Adjustability and Settings - AN299: External 32.768 kHz Crystal Oscillator - Si4702/03 Internal Crystal Oscillator Errata - Si4700/01/02/03 Customer Support Site: http://www.mysilabs.com This site contains all application notes, evaluation board schematics and layouts, and evaluation software. NDA is required for access. To request access, register at http://www.mysilabs.com and send user's first and last name, company, NDA reference number, and mysilabs user name to fminfo@silabs.com. Silicon Labs recommends an all lower case user name. #### **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, Texas 78701 Tel:1+ (512) 416-8500 Fax:1+ (512) 416-9669 Toll Free:1+ (877) 444-3032 Email: FMinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holder